

# Ceramic capacitor for fast-switching power electronic circuits

 Series/Type:
 2220

 Ordering code:
 B58043\*

 Date:
 2024-03-27

 Version:
 3.0

© TDK Electronics AG 2024. Reproduction, publication and dissemination of this publication, enclosures hereto and the information contained therein without TDK Electronics' prior express consent is prohibited.

# ⊗TDK

B58043\*

2220

# CeraLink

# Ceramic capacitor for fast-switching power electronic circuits

# Known customer applications

- Power converters and inverters
- DC link / snubber / filter capacitors for power converters and inverters

# Features

- High ripple current capability
- High capacitance density
- Increasing capacitance with DC bias up to operating voltage
- No limitation dV/dt
- High temperature robustness with low losses at high temperature
- Low equivalent serial inductance (ESL) and resistance (ESR)
- Ideal for high frequencies up to several MHz
- Generally low self-heating and good thermal self-regulation properties
- Qualification based on AEC-Q200 Rev. E

# Construction

- Multilayer technology
- RoHS-compatible PLZT ceramic (lead lanthanum zirconium titanate, see RoHS exemption 7c-II). For detailed information please refer to the <u>TDK Environmental protection</u> website.
- Copper inner electrodes
- Nickel barrier termination (Cu/Ni/Sn), recommended for lead-free soldering and compatible with tin/lead solder
- Conductive resin layer between Cu and Ni layer (soft termination type only)

# General technical data

| Dissipation factor           | $tan \delta$             | < 0.025  |    |
|------------------------------|--------------------------|----------|----|
| Insulation resistance        | R <sub>ins, typ</sub> *) | > 10     | GΩ |
| Operating device temperature | T <sub>device</sub>      | -40 +150 | °C |

<sup>\*</sup>) Typical insulation resistance, measured at operating voltage V<sub>op</sub> and measurement time ≥ 240 s, +25 °C



# **②TDK**

# CeraLink

# Ceramic capacitor for fast-switching power electronic circuits

B58043\*

2220

# Electrical specifications and ordering codes

| Termination                 | V <sub>pk, max</sub><br>V         | V <sub>R</sub><br>V | V <sub>op</sub><br>V | C <sub>nom, typ</sub><br>nF | C <sub>eff, typ</sub><br>nF | C₀<br>nF | C <sup>unpoled</sup><br>0, typ<br>nF | Ordering code   |                 |
|-----------------------------|-----------------------------------|---------------------|----------------------|-----------------------------|-----------------------------|----------|--------------------------------------|-----------------|-----------------|
| Standard                    | 650<br>(130% V <sub>R</sub> ) 500 | 650                 | 500                  | 400                         | 250                         | 150      | 85 ±20%                              | 50              | B58043I5254M052 |
| Soft                        |                                   | 500                 | 400                  | , 230                       | 150                         | 05 ±20 % | 50                                   | B58043E5254M052 |                 |
| Standard                    | 1080                              | 000                 | 800                  | 56                          | 33                          | 20 ±20%  | 12                                   | B58043I9563M052 |                 |
| Soft (120% V <sub>R</sub> ) | 900 800                           | 800                 | 000 00               | 55                          | 20 120 /0                   | 12       | B58043E9563M052                      |                 |                 |

# Aging

The capacitance has an aging behavior which shows a decrease of capacitance with time. The typical aging rate is about 2.5% per logarithmic decade in hours.

#### Dimensional drawing



| Case size<br>EIA / mm | I        | w        | h        | k        | Ordering code   |
|-----------------------|----------|----------|----------|----------|-----------------|
| 0000 / 5750           | 5.7 ±0.4 | 5.0 ±0.4 | 1.4 ±0.2 | 0.05 1.0 | B58043*5254M052 |
| 2220 / 5750           |          |          | 1.6 ±0.2 | 0.25 1.0 | B58043*9563M052 |

Dimensions in mm

# Recommended solder pad layout

| Case size<br>EIA / mm | А   | В   | С                 |
|-----------------------|-----|-----|-------------------|
| 2220 / 5750           | 5.5 | 1.5 | 4.2 <sup>*)</sup> |

Dimensions in mm

<sup>\*)</sup> Particularly for the 900 V type it is recommended to provide a slit (about 1 mm width) in the P.C. board under the component to increase creepage distance and improve washing of flux. Make sure to dry detergent up completely.

It is recommended to use low activated flux (Chlorine content: less than 0.1wt%) due to high voltage usage – see *Soldering directions* for details.

Depending on the expected contamination of the P.C. board in application a conformal coating might be necessary to meet normative requirements on creepage distance (in case of doubt regarding potential chemical intolerances please contact TDK).





2220

## CeraLink

# Ceramic capacitor for fast-switching power electronic circuits

### Polarity and marking of components

In contrast to other CeraLink types, CeraLink 2220 components do not have a polarity marking. Note that after reflow soldering, the components are usually unpoled due to temperature effects, where the re-poling happens automatically after switching on the operating voltage  $V_{op}$ .

If components are operated below the specified operating voltage  $V_{op}$ , a first-time poling is required to establish the specified capacitance values, see our <u>*CeraLink Technical Guide*</u> for further details.

### Typical values as a design reference for CeraLink applications

| Ordering code   | Weight | <b>ESR</b><br>0 V DC<br>0.5 V AC (RMS)<br>25 °C, 1 kHz | <b>ESR</b><br>0 V DC<br>0.5 V AC (RMS)<br>25 °C, 1 MHz | ESL | <b>I<sub>op</sub> *)</b><br>V <sub>op</sub><br>100 kHz<br>T <sub>amb</sub> = 85 °C | <b>Ι<sub>op</sub></b> *)<br>V <sub>op</sub><br>100 kHz<br>T <sub>amb</sub> = 105 °C |
|-----------------|--------|--------------------------------------------------------|--------------------------------------------------------|-----|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
|                 | g      | Ω                                                      | mΩ                                                     | nH  | A (RMS)                                                                            | A (RMS)                                                                             |
| B58043I5254M052 | 0.26   | 15                                                     | 40                                                     | 3   | 5.0                                                                                | 4.3                                                                                 |
| B58043E5254M052 |        |                                                        |                                                        |     | 4.5                                                                                | 3.8                                                                                 |
| B58043I9563M052 | 0.29   | 54                                                     | 160                                                    | 3   | 2.4                                                                                | 2.1                                                                                 |
| B58043E9563M052 |        |                                                        | 160                                                    |     | 2.3                                                                                | 2.0                                                                                 |

\*) Normal operating current without forced cooling at T<sub>device</sub> = +150 °C. Higher values permissible at reduced lifetime.



2220

#### CeraLink

## Ceramic capacitor for fast-switching power electronic circuits

#### **Application notes**

Further typical electrical characteristics as a design reference for CeraLink applications.

# Typical characteristics as a function of temperature and voltage - $V_R$ = 500 V (0.5 V AC (RMS), frequency = 1 kHz)

All given temperatures are device temperatures (measured on ceramic surface).

The curves show the relative changes of the capacitance, dissipation factor and ESR. The 100%-values correspond to tan $\delta$ , C<sub>eff,typ</sub> and ESR<sub>1kHz</sub> which are given on page 2, 3 and 4 of this data sheet.





| CeraLink                                                       | B58043* |
|----------------------------------------------------------------|---------|
| Ceramic capacitor for fast-switching power electronic circuits | 2220    |

# Typical characteristics as a function of temperature and voltage - $V_R$ = 900 V (0.5 V AC (RMS), frequency = 1 kHz)

All given temperatures are device temperatures (measured on ceramic surface).

The curves show the relative changes of the capacitance, dissipation factor and ESR. The 100% values correspond to tan  $\delta$ , C<sub>eff, typ</sub> and ESR<sub>1kHz</sub> which are given on page 2, 3 and 4 of this data sheet.





2220

### CeraLink

# Ceramic capacitor for fast-switching power electronic circuits

# Further typical capacitance values as a function of voltage

#### Large signal capacitance:

Quasistatic (slow variation of the voltage), +25 °C.

The nominal capacitance is defined as the large signal capacitance at  $V_{op}$ .

See glossary for further information.

#### V<sub>R</sub> = 500 V (B58043\*5\*\*)

#### Small signal capacitance:

0.5 V AC (RMS), 1 kHz, +25 °C

The effective capacitance is defined as the small signal capacitance at  $V_{\text{op}}$ .

# V<sub>R</sub> = 900 V (B58043\*9\*\*)



# Typical impedance and ESR as a function of frequency

(0 V DC, 0.5 V AC (RMS), T<sub>device</sub> = 25 °C)



# **公TDK**

B58043\*

2220

# CeraLink

# Ceramic capacitor for fast-switching power electronic circuits

# Typical permissible current as a function of frequency

Measurement performed at  $V_{\mbox{\scriptsize op}}$  without forced cooling.

Note that with additional cooling the typical permissible current can be significantly higher.

The given values correspond to a device temperature of 150 °C (measured on the ceramic surface).



CL2220 500V Standard termination (B58043I5254M052)



CL2220 900V Standard termination (B58043I9563M052)



CL2220 500V Soft termination (B58043E5254M052)









2220

# CeraLink

# Ceramic capacitor for fast-switching power electronic circuits

#### Typical permissible current as a function of ambient temperature

11 Variable 200 kHz - cooling 200 kHz - no cooling 100 kHz - no cooling 100 kHz - no cooling 50 kHz - cooling 50 kHz - no cooling 10 Normal Operation Current [Arms] 9 8 7 6 5 4 3 2 1 0 25 50 75 100 125 150 Ambient Temperature [°C]

Standard termination type (B58043I5254M052)

Measurement performed at  $V_{op}$ . The values correspond to a device temperature of 150 °C (measured on the ceramic surface).

# Without forced cooling:

Component mounted on PCB without any heatsink nor active airflow (convection only)



Without heatsink

#### With cooling:

Component mounted on PCB with additional heatsink (40 mm x 75 mm x 100 mm, aluminum, 1.2-1.4 K/W).

Heatsink is isolated from the PCB by a layer of Kapton® foil.

Moderate forced airflow is provided by the oven fan.



### Soft termination type (B58043E5254M052)



# **公TDK**

## CeraLink

# Ceramic capacitor for fast-switching power electronic circuits

B58043\*

2220

# **Reliability: Test methods and conditions**

# General test flow



# Pre- and post-measurement for AEC-Q200 tests

- A. Preconditioning:
- Reflow solder the capacitor on a PCB using the recommended soldering profile
- Check of external appearance
- Measurement of isolation resistance R<sub>ins</sub><sup>\*)</sup>
   Apply V<sub>pk,max</sub> for 7 seconds and measure R<sub>ins</sub> at room temperature: Isolation resistance (@ V<sub>pk,max</sub>, 7 s, 25 °C)

 Measurement of electrical parameters C<sub>0</sub> and tanδ according to specification
 Measure C<sub>0</sub> and tanδ within 10 minutes to 1 hour afterwards: Initial capacitance (@ 0 V DC, 0.5 V AC (RMS), 1 kHz, 25 °C)
 C<sub>0</sub> acc. spec. on page 3 tanδ < 0.025</li>

- B. Performance of a specific reliability test.
- C. After performing a specific test:
- Check the external appearance again
- Repeat the measurement of the electrical parameters
  - $\begin{array}{ll} & \mbox{Apply $V_{pk,max}$ for 7 seconds and measure $R_{ins}$ at room temperature:} \\ & \mbox{Isolation resistance (@ $V_{pk,max}$, 7 s, 25 °C)} \\ \end{array} \\ \begin{array}{ll} R_{ins} > 100 $M\Omega$ \end{array}$
  - Measure C and tanδ: Change of initial capacitance (@ 0 V DC, 0.5 V AC (RMS), 1 kHz, 25 °C) |ΔC₀ / C₀| < 15%</li>
  - Dissipation factor (@ 0 V DC, 0.5 V AC (RMS), 1 kHz, 25 °C)
     tanδ < 0.05</li>

<sup>\*)</sup> Note that the measurement of the isolation resistance R<sub>ins</sub> using the described measurement conditions is for pre- and post-measurement within the scope of the AEC-Q200 reliability tests only (see next page for details).

 $R_{ins} > 100 M\Omega$ 



# Ceramic capacitor for fast-switching power electronic circuits

B58043\*

2220

# Test conditions and criteria

|                     | Test                                      | No | Test method                | Test conditions                                                                                                                                                                  | Criteria                                                                                                         |  |  |  |
|---------------------|-------------------------------------------|----|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|--|--|--|
|                     | Pre- and Post- Stress<br>Electr. Test     | 1  | -                          | As described above                                                                                                                                                               | Common failure criteria *).                                                                                      |  |  |  |
|                     | Temperature Cycling                       | 4  | JESD22-A-104               | -55 °C to +150 °C, ≤ 20 secs transfer<br>time, 15 mins dwell time, 1000 cycles                                                                                                   |                                                                                                                  |  |  |  |
|                     | Destructive Physical<br>Analysis          | 5  | EIA-469                    |                                                                                                                                                                                  | No internal defects that<br>might affect performance or<br>reliability                                           |  |  |  |
| Qu                  | Biased Humidity                           | 7  | MIL-STD-202<br>Method 103  | +85 °C, 85% rel. hum., V <sub>R</sub> , 1000 hour                                                                                                                                | rs No mechanical damage.<br>Common failure criteria *).                                                          |  |  |  |
| alifica             | High Temperature<br>Operating Life (HTOL) | 8  | MIL-STD-202<br>Method 108  | +150 °C, V <sub>R</sub> , 1000 hours                                                                                                                                             | No mechanical damage.<br>Common failure criteria <sup>*)</sup> .                                                 |  |  |  |
| Qualification tests | External Visual                           | 9  | MIL-STD-883<br>Method 2009 | Visual inspection with magnifying glas                                                                                                                                           | ss No external defects that<br>might affect performance or<br>reliability                                        |  |  |  |
| ts based            | Physical Dimension                        | 10 | JESD22-B-100               | Verify physical dimensions to the dev specification using a caliper                                                                                                              | ice Within specified tolerance                                                                                   |  |  |  |
| ed on AEC-Q200      | Mechanical Shock                          | 13 | MIL-STD-202<br>Method 213  | Acceleration: 100 g, half sine pulse,<br>duration: 6 milliseconds, 3 shocks in<br>each direction, 18 shocks in total                                                             | No mechanical damage.<br>Common failure criteria <sup>*)</sup> .                                                 |  |  |  |
|                     | Vibration                                 | 14 | MIL-STD-202<br>Method 204  | 20 g / 20 min, 12 cycles, 3 axes,<br>10 Hz to 2000 Hz                                                                                                                            | No mechanical damage.<br>Common failure criteria *).                                                             |  |  |  |
| 00 Rev.             | Resistance to<br>Soldering Heat           | 15 | See Soldering di           | See Soldering directions                                                                                                                                                         |                                                                                                                  |  |  |  |
| ш                   | ESD                                       | 17 | AEC-Q200-002               | HBM, ±25kV, 5 pulses each polarity                                                                                                                                               | No mechanical damage.<br>Common failure criteria <sup>*)</sup> .                                                 |  |  |  |
| (Table              | Solderability                             | 18 | See Soldering di           | rections                                                                                                                                                                         |                                                                                                                  |  |  |  |
| e 2)                | Electrical<br>Characterization            | 19 | -                          | See conditions for pre-measurement AEC-Q200 tests on previous page                                                                                                               | of $R_{ins}$ , $C_0$ and tan $\delta$ within defined limits.                                                     |  |  |  |
|                     | Board Flex                                | 21 | AEC-Q200-005               | Bending of 2 mm for 60 seconds<br>(5 mm for soft termination types)                                                                                                              | No mechanical damage.<br>Common failure criteria *).                                                             |  |  |  |
|                     | Terminal Strength<br>(SMD)                | 22 | AEC-Q200-006               | Apply a force of 17.7 N for 60 second                                                                                                                                            | s No detaching of termination.<br>No rupture of ceramic.<br>Common failure criteria <sup>*)</sup> .              |  |  |  |
| Other tests         | Voltage proof                             | -  |                            | Withstand test voltage:           V <sub>R</sub> Apply voltage           500 V         150% V <sub>R</sub> 900 V         120% V <sub>R</sub> Charge / discharge current: ≤ 50 mA | No insulation breakdown or<br>other damage. R <sub>ins</sub> , C <sub>0</sub> and<br>tanδ within defined limits. |  |  |  |

<sup>\*)</sup> Common failure criteria:  $R_{ins}$ ,  $|\Delta C_0/C_0|$  and tan $\delta$  within defined limits (see pre- and post-measurement on prev. page).

# Ceramic capacitor for fast-switching power electronic circuits

#### Internal design and termination

The CeraLink 2220 is a PLZT (lead lanthanum zirconium titanate) based ceramic capacitor with antiferroelectric behaviour, which is optimized for high frequency & high temperature power electronic applications (see our *CeraLink Technical Guide*) for further details. The internal chip design offers high capacitance density, where the copper inner electrodes provide excellent thermal dissipation such that high current capabilities can be achieved in applications.

In addition to the standard copper/nickel/tin terminal electrode, CeraLink 2220 components are available also with soft termination. Soft termination is a type of flexible termination in which a conductive resin layer is provided between the Cu base and Ni plating layer. The resin layer absorbs stress accompanying expansion or shrinkage of the solder joints due to thermal shock or flex stress on the board and can prevent cracking of the capacitor element. Furthermore, it provides excellent performance in the AEC-Q200 board flex test as detailed below.

The nickel layer of the termination acts as a diffusion barrier and prevents leaching of the copper base metallization layer. This allows great flexibility in the selection of soldering parameters. The tin prevents oxidation of the nickel layer and thus facilitates better wettability of the soldering surface. The nickel barrier termination is designed for lead-free as well as Sn/Pb soldering (see *Soldering directions* for further details).



# Typical bending test results for CeraLink 2220 for standard and soft termination





#### CeraLink 2220 (1.4 mm chip height)

#### PPD PI AE/IE PD



B58043\*

2220



# Ceramic capacitor for fast-switching power electronic circuits

B58043\* 2220

# **Soldering directions**

# 1. Recommended reflow soldering profiles

Temperature ranges for reflow soldering according to IEC 60068-2-58 recommendations.



| Profile feature                                     |                                        | Sn-Pb eutectic assembly     | Pb-free assembly |
|-----------------------------------------------------|----------------------------------------|-----------------------------|------------------|
| Preheat and soak                                    |                                        |                             |                  |
| - Temperature min                                   | T <sub>smin</sub>                      | 100 °C                      | 150 °C           |
| - Temperature max                                   | T <sub>smax</sub>                      | 150 °C                      | 200 °C           |
| - Time                                              | t <sub>smin</sub> to t <sub>smax</sub> | 60 120 s                    | 60 120 s         |
| Average ramp-up rate                                | $T_{smax}$ to $T_p$                    | 3 °C/s max.                 | 3 °C/s max.      |
| Liquidous temperature                               | T∟                                     | 183 °C                      | 217 °C           |
| Time at liquidous                                   | t∟                                     | 40 … 150 s                  | 40 150 s         |
| Peak package body temperature                       | T <sub>p</sub> <sup>1)</sup>           | 215 °C 260 °C <sup>2)</sup> | 235 °C 260 °C    |
| Time (t <sub>p</sub> ) above (T <sub>p</sub> -5 °C) | t <sub>p</sub> <sup>3)</sup>           | 10 40 s                     | 10 40 s          |
| Average ramp-down rate                              | $T_p$ to $T_{smax}$                    | 6 °C/s max.                 | 6 °C/s max.      |
| Time 25 °C to peak temperature                      |                                        | max. 8 minutes              | max. 8 minutes   |

 $^{1)}$  Tolerance for peak profile temperature (T<sub>p</sub>) is defined as a supplier minimum and a user maximum.

<sup>2)</sup> Depending on package thickness (cf. JEDEC J-STD-020D).

<sup>3)</sup> Tolerance for time at peak profile temperature (t<sub>p</sub>) is defined as a supplier minimum and a user maximum.

#### Notes:

- Please note that the component is designed for reflow soldering. Consult TDK if other soldering processes are considered.
- All temperatures refer to topside of the package, measured on the package body surface.
- Max. number of reflow cycles: 3
- After the soldering process, the capacitance is lowered. Applying V<sub>R</sub> to the device will re-establish the capacitance.
- The proposed soldering profile is based on IEC 60068-2-58 (respectively JEDEC J-STD-020D) recommendations.



2220

#### CeraLink

# Ceramic capacitor for fast-switching power electronic circuits

#### 2. Recommended solder

The use of no-clean solder products is recommended. In any case mild, non-activated fluxes should be used. Flux residues after soldering should be minimized.

#### 3. Solder joint profiles

If the meniscus height is too low, that means the solder quantity is too low, the solder joint may break, i.e. the component becomes detached from the joint. This problem is sometimes interpreted as leaching of the external terminations. If the solder meniscus is too high, i.e. the solder quantity is too large, the converse effect may occur. As the solder cools down, the solder contracts in the direction of the component. If there is too much solder on the component, it has no leeway to evade the stress and may break. The figures below show good and poor solder joints for reflow soldering.



#### 4. Notes for proper soldering

#### 4.1. Preheating and cooling

According to IEC 60068-2-58. Please refer to Section Recommended reflow soldering profiles1 of this chapter.

#### 4.2. Repair/ rework

Manual soldering with a soldering iron must be avoided.

#### 4.3. Cleaning

Allow environmentally compatible agents for cleaning only (in case of doubt regarding potential chemical intolerances please contact TDK). Select the appropriate cleaning solution according to the type of flux used. The temperature difference between the components and cleaning liquid must not be greater than 100 °C. Ultrasonic cleaning should be carried out with the utmost caution. Too high ultrasonic power can impair the adhesive strength of the metallized surfaces.

#### 4.4. Solder paste printing

An excessive application of solder paste results in a too high solder fillet, thus making the chip more susceptible to mechanical and thermal stress. Too little solder paste reduces the adhesive strength on the outer electrodes and thus weakens the bonding to the PCB. The solder should be applied smoothly to the end surface.

#### 4.5. Selection of flux

Used flux should have less than or equal to 0.1 wt % of halogenated content, since flux residue after soldering could lead to corrosion of the termination and/or increased leakage current on the surface of the component. Strong acidic flux must not be used. The amount of flux applied should be carefully controlled, since an excess may generate flux gas, which in turn is detrimental to solderability.



### Ceramic capacitor for fast-switching power electronic circuits

#### 4.6. Soldering cautions

CeraLink 2220 components are recommended for reflow soldering. Consult our local representative if other soldering methods are considered.

An excessively long soldering time or high soldering temperature results in leaching of the outer electrodes, causing poor adhesion and a change of electrical properties of the CeraLink due to the loss of contact between electrodes and termination. Keep the recommended down-cooling rate.

Iron soldering must be avoided, hot air methods are recommended for repair purposes.

After the soldering process, the capacitance of CeraLink can be lower. Applying rated voltage  $V_R$  to the device will re-establish the capacitance.

| Test                         | Standard                                   | Test conditions<br>SnPb soldering                                                                                               | Test conditions<br>Pb-free soldering                                                                                                                        | Criteria                                                                                                                                                          |
|------------------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Wettability                  | IEC<br>60068-2-58                          | Immersion in 60/40 SnPb<br>solder using non-<br>activated flux at 215 ±3<br>°C for 3 ±0.3 s <sup>*)</sup>                       | Immersion in SAC solder<br>(Sn96.5Ag3.0Cu0.5 or<br>similar) using non- or low<br>activated flux at 245 ±3 °C<br>for 3 ±0.3 s                                | Covering of 95% of end<br>termination, checked by<br>visual inspection                                                                                            |
| Leaching<br>resistance       | IEC<br>60068-2-58                          | Immersion in 60/40 SnPb solder using mildly activated flux without preheating at 260 $\pm$ 5 °C for 30 $\pm$ 1 s <sup>*</sup> ) | Immersion in SAC solder<br>(Sn96.5Ag3.0Cu0.5 or<br>similar) using non- or low<br>activated flux without<br>preheating at 260 $\pm$ 5 °C for<br>30 $\pm$ 1 s | No leaching of contacts                                                                                                                                           |
| Resistance to soldering heat | MIL-STD-<br>202<br>Method 210<br>(Dipping) | Immersion in 60/40 SnPb<br>solder at 260 °C for 10 s.<br>Pre-heating at 150 °C for<br>60-120 sec. *)                            | Immersion in SAC solder<br>(Sn96.5Ag3.0Cu0.5 or<br>similar) at 260 °C for 10 s.<br>Pre-heating at 150 °C for<br>60-120 sec. *)                              | No mechanical damage. $ \Delta C_0/C_0 $ , tan $\delta$ and $R_{ins}$ within defined limits.                                                                      |
|                              | MIL-STD-<br>202<br>Method 210<br>(Reflow)  | Three times recommended<br>(Pb-free)                                                                                            | d reflow soldering profile                                                                                                                                  | No mechanical<br>damage.<br>Proper solder coating of<br>contact areas.<br> ΔC <sub>0</sub> /C <sub>0</sub>  , tanδ and R <sub>ins</sub><br>within defined limits. |

#### 5. Solderability tests

\*) These tests can be performed upon customer request

# B58043\*

2220

#### PPD PI AE/IE PD

#### Page 16 of 24

# Taping and packing

CeraLink

Tape and reel packing in blister according to IEC 60286-3, tape width: 12 ±0.3 mm

Ceramic capacitor for fast-switching power electronic circuits

# Reel packing





| 12-mm tape (Dimensions in mm) |             |  |
|-------------------------------|-------------|--|
| А                             | 180 max.    |  |
| W <sub>2</sub>                | 18.4 max.   |  |
| $W_3$                         | 13.65 ±1.75 |  |
| С                             | 12.8 min.   |  |
| Ν                             | 60 ±1       |  |

# Part orientation



CLC0041-F

# Leader, trailer



W<sub>3</sub>

 $W_2$ 

Trailer (tape end)

# Packing unit

| Case size<br>EIA / mm | Packing unit     |
|-----------------------|------------------|
| 2220 / 5750           | 1000 pcs. / reel |
|                       |                  |

B58043\*

2220



# Ceramic capacitor for fast-switching power electronic circuits

B58043\*

2220

### **General technical information**

#### Storage

- In order to maintain solderability, the components must be stored in a non-corrosive atmosphere. Humidity, temperature, and container materials are critical factors.
- Only store CeraLink capacitors in their original packaging. Do not open the package before storage or prior to processing. Touching the metallization of unsoldered components may change their soldering properties.
- Storage conditions in original packaging: temperature: -25 to +45 °C, relative humidity: ≤ 75% annual average, ≤ 95% on max. 30 days in a year, dew precipitation and wetness are inadmissible.
- Do not store the components where they are exposed to heat or direct sunlight. Otherwise, the packing material may be deformed, or the components may stick together, causing problems during mounting. After opening the factory seals, such as polyvinyl-sealed packages, use the components as soon as possible.
- Avoid contamination of the CeraLink surface during storage, handling, and processing.
- Avoid storing CeraLink devices in harmful environments where they are exposed to corrosive gases (e.g. SOx, Cl).
- Use CeraLink as soon as possible after opening factory seals such as polyvinyl-sealed packages.
- The product is recommended to be soldered within 12 months after shipment. Check solderability in case extended shelf life beyond the expiry date is needed.

### Handling

- Do not drop CeraLink components or allow them to be chipped.
- Do not touch CeraLink with your bare hands gloves are recommended.
- Avoid contamination of the CeraLink surface during handling.
- Washing processes to remove e.g. flux are recommended but should be used with caution since they may damage the product due to the possible static or cyclic mechanical loads (e.g. ultrasonic cleaning). Mechanical loads which may cause cracks to develop on the product and its parts must be avoided, since this might lead to reduced reliability or lifetime.

# Ceramic capacitor for fast-switching power electronic circuits

# Mounting

- When CeraLink devices are encapsulated with sealing material or overmolded with plastic material, electrical characteristics might be degraded, and the lifetime reduced.
- Board fixation of CeraLink components using SMD adhesives should be avoided. In particular, adhesives with a high Shore hardness and mismatching coefficient of thermal expansion (CTE) might induce cracks in the ceramics. If fixation is not avoidable, adhesives with low Shore hardness and a CTE < 10 ppm/K should be used.</p>
- Make sure the CeraLink component is not damaged before, during or after the mounting process (e.g. during pick and place)
- Avoid high mechanical stress like twisting or bending of the PCB close to the soldered CeraLink.
- Make sure contacts and housings used for assembly with CeraLink components are clean before mounting.
- The surface temperature of an operating CeraLink can be higher than the ambient temperature. Ensure that adjacent components are placed at a sufficient distance from a CeraLink to allow proper cooling.
- Avoid contamination of the CeraLink surface during processing.

### **Soldering guidelines**

- The use of mild, non-activated fluxes for soldering is recommended, as well as proper cleaning of the PCB.
- Complete removal of flux is recommended to avoid surface contamination that can result in an instable and/or high leakage current.
- Use resin-type or non-activated flux.
- Bear in mind that insufficient preheating may cause ceramic cracks.
- Rapid cooling by dipping in solvent is not recommended, otherwise a component may crack.
- Excessive usage of solder paste can reduce the mechanical robustness of the device, whereas insufficient solder may cause the CeraLink to detach from the PCB. Use an adequate amount of solder paste, but on the landing pads only.
- If an unfavorable cleaning fluid is used, flux residue or foreign particles may stick to the CeraLink surface and deteriorate its insulation resistance. Insufficient or improper cleaning of the CeraLink may cause damage to the component.
- See chapter *Soldering directions* for further details.





2220

# CeraLink

# Ceramic capacitor for fast-switching power electronic circuits

# Glossary



| Initial capacitance C <sub>0</sub> :     | Is the value at the origin of the hysteresis without any applied direct voltage.                                                                                                                  |
|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Effective capacitance C <sub>eff</sub> : | Occurs at $V_{op}$ and is measured with an applied ripple voltage of 0.5 V AC (RMS) and 1 kHz. The CeraLink is designed to have its highest capacitance value at the operating voltage $V_{op}$ . |
| Nominal capacitance C <sub>nom</sub> :   | Is the value derived by the tangent of the mean hysteresis (as the derivative of the mean hysteresis is $C = dQ/dV$ ).                                                                            |

See our <u>CeraLink Technical Guide</u> for further details.



2220

# CeraLink

# Ceramic capacitor for fast-switching power electronic circuits

# Symbols and terms

| AC                    | Alternating current                                                                                                                                                |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>C</b> <sub>0</sub> | Initial capacitance @ 0 V DC, 0.5 V AC (RMS), 1 kHz, +25 °C                                                                                                        |
| C <sub>0, typ</sub>   | Initial capacitance $C_0$ of unpoled component                                                                                                                     |
| C <sub>eff, typ</sub> | Typical effective capacitance @ $V_{op}$ , 0.5 V AC (RMS), 1 kHz, +25 °C                                                                                           |
| C <sub>nom, typ</sub> | Typical nominal capacitance @ $V_{op}$ , quasistatic, +25 °C. See glossary for definition of the nominal capacitance                                               |
| DC                    | Direct current                                                                                                                                                     |
| ESL                   | Equivalent serial inductance                                                                                                                                       |
| ESR                   | Equivalent serial resistance                                                                                                                                       |
| I <sub>op</sub>       | Operating ripple current, root mean square value of sinusoidal AC current                                                                                          |
| PCB                   | Printed circuit board                                                                                                                                              |
| PLZT                  | Lead lanthanum zirconium titanate                                                                                                                                  |
| R <sub>ins</sub>      | Insulation resistance @ V <sub>pk,max</sub> , measurement time t = 7 s, +25 °C. For pre- and post-measurements within the scope of the AEC-Q200 reliability tests. |
| Rins, typ             | Insulation resistance @ $V_{op}$ , measurement time t ≥ 240 s, +25 °C                                                                                              |
| SAC                   | Tin silver copper alloy; lead-free solder paste                                                                                                                    |
| T <sub>amb</sub>      | Ambient temperature                                                                                                                                                |
| tanδ                  | Dissipation factor @ 0 V DC, 0.5 V AC (RMS), 1 kHz, +25°C                                                                                                          |
| T <sub>device</sub>   | Device temperature. $T_{device} = T_{amb} + \Delta T$ ( $\Delta T$ defines the self-heating of the device due to applied current).                                 |
| T <sub>max</sub>      | Max. device temperature, $T_{max}$ = +150°C. Reference temperature for reliability tests                                                                           |
| V <sub>op</sub>       | Operating voltage at maximum attenuation capability                                                                                                                |
| VR                    | Rated voltage. Reference DC voltage for reliability tests.                                                                                                         |
| V AC (RMS)            | Root mean square value of sinusoidal AC voltage                                                                                                                    |
| V <sub>pk,max</sub>   | Maximum peak operating voltage (e.g. voltage overshoots or surge pulses which occur < 5% of total component lifecycle). Not for continuous operation.              |
| ΔT                    | Increase of temperature during operation                                                                                                                           |
|                       |                                                                                                                                                                    |

# **②TDK**

#### CeraLink

# Ceramic capacitor for fast-switching power electronic circuits

B58043\*

2220

### **Cautions and warnings**

#### General

- Not for use in resonant circuits, where a voltage of alternating polarity occurs.
- Not for AC applications. Consult our local representative for further details.
- If used in snubber circuits, ensure that the sum of all voltages remains at the same polarity.
- Ultimately, it is always the customers' responsibility to check and decide whether this product with the properties described in this data sheet is suitable for use in a specific application in such a way that the risk of a malfunction of the products leading to personal injury or property damage to third parties is excluded.
- Depending on the individual application, CeraLink components are electrically connected to voltages and currents, which are potentially dangerous for life and health of the operator. Installation and operation of CeraLink must be done only by authorized personnel. Ensure proper and safe connections, couplers, and drivers.
- Caution: CeraLink components are highly efficient charge storing devices. Even when disconnected from a supply, the electrical energy content of a loaded component can be high and is held for a long time. Always ensure a complete discharging of the component (e.g. via a 10 kΩ resistor) before handling. Do not discharge by simple short-circuiting, because of the risk of damaging the ceramic.
- Electrical charges can be generated on disconnected components by varying load or temperature. Caution: Discharge a CeraLink before connecting it to a measuring component/electronics, when this component is not sufficiently voltage proved.

See Important notes section for further details.

# Design notes

- Consider derating at higher operating temperatures. As a rule, lower temperatures and voltages increase the lifetime of CeraLink devices.
- If steep surge current edges are to be expected, make sure your design is as low-inductive as possible.
- In some cases, the malfunctioning of passive electronic components or failure before the end of their service life cannot be completely ruled out in the current state of the art, even if they are operated as specified. In applications requiring a very high level of operational safety and especially when the malfunction or failure of a passive electronic component could endanger human life or health (e.g. in accident prevention, life-saving systems, or automotive battery line applications such as clamp 30), ensure by suitable design of the application or other measures (e.g. installation of protective circuitry, fuse or redundancy) that no injury or damage is sustained by third parties in the event of such a malfunction or failure.
- Specified values only apply to CeraLink components that have not been subject to prior electrical, mechanical or thermal damage. The use of CeraLink devices in line-to-ground applications is therefore not advisable, and it is only allowed together with safety countermeasures such as thermal fuses.

# Ceramic capacitor for fast-switching power electronic circuits

### Operation

- Use CeraLink only within the specified operating temperature range.
- Use CeraLink only within specified voltage and current ranges.
- The CeraLink has to be operated in a dry atmosphere, which must not contain any additional chemical vapors or substances.
- Environmental conditions must not harm the CeraLink. Use the capacitors under normal atmospheric conditions only. A reduction of the oxygen partial pressure to below 1 mbar is not permissible.
- Prevent a CeraLink from contacting liquids and solvents.
- Avoid dewing and condensation.
- During operation, the CeraLink can produce audible noise due to its piezoelectric characteristic.
- CeraLink components are mainly designed for encased applications. Under all circumstances avoid exposure to:
  - direct sunlight
  - rain or condensation
  - steam, saline spray
  - corrosive gases
  - atmosphere with reduced oxygen content

This listing does not claim to be complete, but merely reflects the experience of the manufacturer.

# Display of ordering codes for TDK Electronics products

The ordering code for one and the same product can be represented differently in data sheets, data books, other publications, on the company website, or in order-related documents such as shipping notes, order confirmations and product labels. The varying representations of the ordering codes are due to different processes employed and do not affect the specifications of the respective products. Detailed information can be found on the Internet at www.tdk-electronics.tdk.com/orderingcodes.

**公TDK** 

B58043\*

2220

The following applies to all products named in this publication:

- 1. Some parts of this publication contain statements about the suitability of our products for certain areas of application. These statements are based on our knowledge of typical requirements that are often placed on our products in the areas of application concerned. We nevertheless expressly point out that such statements cannot be regarded as binding statements about the suitability of our products for a particular customer application. As a rule we are either unfamiliar with individual customer applications or less familiar with them than the customers themselves. For these reasons, it is always ultimately incumbent on the customer to check and decide whether a product with the properties described in the product specification is suitable for use in a particular customer application.
- 2. We also point out that in individual cases, a malfunction of electronic components or failure before the end of their usual service life cannot be completely ruled out in the current state of the art, even if they are operated as specified. In customer applications requiring a very high level of operational safety and especially in customer applications in which the malfunction or failure of an electronic component could endanger human life or health (e.g. in accident prevention or life-saving systems), it must therefore be ensured by means of suitable design of the customer application or other action taken by the customer (e.g. installation of protective circuitry or redundancy) that no injury or damage is sustained by third parties in the event of malfunction or failure of an electronic component.
- 3. The warnings, cautions and product-specific notes must be observed.
- 4. In order to satisfy certain technical requirements, some of the products described in this publication may contain substances subject to restrictions in certain jurisdictions (e.g. because they are classed as hazardous). Useful information on this will be found in our Material Data Sheets on the Internet (www.tdk-electronics.tdk.com/material). Should you have any more detailed questions, please contact our sales offices.
- 5. We constantly strive to improve our products. Consequently, **the products described in this publication may change from time to time**. The same is true of the corresponding product specifications. Please check therefore to what extent product descriptions and specifications contained in this publication are still applicable before or when you place an order.

We also **reserve the right to discontinue production and delivery of products**. Consequently, we cannot guarantee that all products named in this publication will always be available. The aforementioned does not apply in the case of individual agreements deviating from the foregoing for customer-specific products.

- 6. Unless otherwise agreed in individual contracts, **all orders are subject to our General Terms and Conditions of Supply.**
- 7. Our manufacturing sites serving the automotive business apply the IATF 16949 standard. The IATF certifications confirm our compliance with requirements regarding the quality management system in the automotive industry. Referring to customer requirements and customer specific requirements ("CSR") TDK always has and will continue to have the policy of respecting individual agreements. Even if IATF 16949 may appear to support the acceptance of unilateral requirements, we hereby like to emphasize that only requirements mutually agreed upon can and will be implemented in our Quality Management System. For clarification purposes we like to point out that obligations from IATF 16949 shall only become legally binding if individually agreed upon.



Important notes

8. The trade names EPCOS, CarXield, CeraCharge, CeraDiode, CeraLink, CeraPad, CeraPlas, CSMP, CTVS, DeltaCap, DigiSiMic, FilterCap, FormFit, InsuGate, LeaXield, MediPlas, MiniBlue, MiniCell, MKD, MKK, ModCap, MotorCap, PCC, PhaseCap, PhaseCube, PhaseMod, PhiCap, PiezoBrush, PlasmaBrush, PowerHap, PQSine, PQvar, SIFERRIT, SIFI, SIKOREL, SilverCap, SIMDAD, SiMic, SIMID, SineFormer, SIOV, SurfIND, ThermoFuse, WindCap, XieldCap are trademarks registered or pending in Europe and in other countries. Further information will be found on the Internet at www.tdk-electronics.tdk.com/trademarks.

Release 2024-02